StaffAttract
  • Login
  • Create Account
  • Products
    • Private Ad Placement
    • Reports Management
    • Publisher Monetization
    • Search Jobs
  • About Us
  • Contact Us
  • Unsubscribe

Login

Forgot Password?

Create Account

Job title, industry, keywords, etc.
City, State or Postcode

Staff Logic Design Engineer

FLIR - Milpitas, CA

Apply Now

Job Description

Job Description Be visionaryTeledyne Technologies Incorporated provides enabling technologies for industrial growth markets that require advanced technology and high reliability. These markets include aerospace and defense, factory automation, air and water quality environmental monitoring, electronics design and development, oceanographic research, deepwater oil and gas exploration and production, medical imaging and pharmaceutical research.We are looking for individuals who thrive on making an impact and want the excitement of being on a team that wins.About Teledyne LeCroy Teledyne LeCroy is a global leader in protocol analysis and test solutions for high-speed serial data communications. Our high-speed protocol analyzers are trusted by top-tier semiconductor and system companies to validate and debug cutting-edge technologies in data centers, AI/ML, storage, and networking.Role Overview We are looking for a top-notch Staff Logic Design engineer who has the right composition of knowledge, experience, team play, spirit and drive, to join a dynamic team that develops leading edge test and measurement products. Join our high-speed Protocol Team as aStaffLogic Design Engineer , where you’ll architect and implement high-performance digital logic for protocol capture, analysis, and emulation. You’ll work on FPGA-based systems that decode and analyze High speed protocols (PCIe, USB, Ethernet etc.) in real time, collaborating with cross-functional teams to deliver industry-leading solutions.Key ResponsibilitiesRTL Design & MicroarchitectureDevelop synthesizable RTL (Verilog/SystemVerilog) for high-speed protocol, packet parsing, timestamping, and buffer management.Design high-throughput data paths and control logic optimized for latency, bandwidth, and resource efficiency.FPGA DevelopmentTarget high-end FPGAs (Xilinx Versal, Intel Agilex); perform synthesis, P&R, timing closure, and resource tegrate PCIe IP cores, DMA engines, and custom protocol decoders.Verification & DebugBuild SystemVerilog/UVM testbenches for block and system-level verification.Conduct simulation, waveform analysis, and functional coverage to ensure robust design.System IntegrationCollaborate with hardware, firmware, and software teams to bring up and validate protocol analyzer platforms.Support lab debug using logic analyzers, oscilloscopes, and in-system FPGA tools (ILA/SignalTap).Documentation & ProcessCreate design specifications, interface documents, and verification plans.Participate in design/code reviews and contribute to continuous improvement of design practices.Required QualificationsBS in EE, CS or Computer Engineering requiredMS in EE is a plus7+ yearsof experience in digital logic design for FPGA or ASIC.Strong proficiency inVerilog/SystemVerilog RTL design .Experience with one or more of the following protocols:PCIe, CXL, NVMe, USB, SAS, SATAExperience with Monitoring and/or Test & Measurement toolsExperience withPCIe protocol(Gen4/Gen5/Gen6) and familiarity with TLP/DLLP/PHY layer concepts.Hands‑on withFPGA toolchains(Vivado, Quartus, etc.) and timing closure.Knowledge ofUVM , assertions, and simulation/debug tools (e.g., ModelSim, Vivado Simulator).Solid understanding ofCDC , clock domain design, and reset strategies.Preferred QualificationsExperience withprotocol analyzers , packet capture, and timestamping logic.Familiarity withAXI interconnects , memory controllers, and high-speed buffering.Exposure toSERDES , PCIe IP integration, and link training/debug.Scripting experience (Python, Tcl) for automation and test infrastructure.Experience withhardware/software co-design , register maps, and embedded firmware interaction.Prior work intest & measurementorsemiconductor validationenvironments.Work EnvironmentLocation:Milpitas, CATravel:Minimal (Team Culture:Collaborative, fast-paced, and innovation-drivenSalary Range $141,900.00-$189,200.000Pay Transparency The anticipated salary range listed for this role is only an estimate. Actual compensation for successful candidates is carefully determined based on several factors including, but not limited to, location, education/training, work experience, key skills, and type of position.Teledyne and all of our employees are committed to conducting business with the highest ethical standards. We require all employees to comply with all applicable laws, regulations, rules and regulatory orders. Our reputation for honesty, integrity and high ethics is as important to us as our reputation for making innovative sensing solutions.Teledyne is an Equal Opportunity/Affirmative Action Employer. All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability or veteran status, age, or any other characteristic or non-merit based factor made unlawful by federal, state, or local laws.#J-18808-Ljbffr

Created: 2026-02-23

➤
Footer Logo
Privacy Policy | Terms & Conditions | Contact Us | About Us
Designed, Developed and Maintained by: NextGen TechEdge Solutions Pvt. Ltd.